#### 1. 2T1C AMOLED Pixel Circuit:

 $I_{OLED\_Max} = 360 \text{ nA}, I_{OLED\_Min} = 0 \text{ nA}, K = 10 \text{ nA/V}^2,$ 

$$|V_{TH}| = 1.5 \text{ V}, \gamma = 1$$



$$I_{OLED\_GL} = I_{OLED\_Max} \times \left(\frac{Gray\ Level}{255}\right)^{\gamma}$$



### OLED current equation:

$$I_{OLED} = K(V_{DD} - V_{DATA} - |V_{TH}|)^2$$

$$V_{DATA} = V_{DD} - |V_{TH}| - \sqrt{\frac{I_{OLED}}{K}}$$

### 2. AMOLED V<sub>TH</sub> Compensation



TFTs suffer from V<sub>TH</sub> variations, causing significant non-uniform driving current levels in each pixel.

Given  $|V_{TH}|$  variation for each pixel: (Unit: V)

|      |      |      | •    |
|------|------|------|------|
| 0    | -0.1 | -0.2 | +0.2 |
| -0.1 | -0.1 | +0.2 | -0.2 |
| +0.3 | +0.1 | -0.2 | -0.3 |
| +0.4 | -0.2 | +0.3 | -0.4 |
| +0.5 | -0.5 | +0.3 | +0.3 |

3. Use Verilog to implement compensation  $V_{DATA}$  generator



Timing diagram

| integer | floating number |  |
|---------|-----------------|--|
| 8 bits  | 8 bits          |  |

Data format for  $V_{DD}$ ,  $|V_{TH}|$ ,  $V_{DATA}$ 

#### 4. I/O Interface

| Signal Name | I/O | Width | Description                                                                                                  |
|-------------|-----|-------|--------------------------------------------------------------------------------------------------------------|
| clk         | I   | 1     | Clock for the computational system                                                                           |
| reset       | I   | 1     | Reset the state of the computational system when it asserts                                                  |
| IOLED       | I   | 9     | OLED current, which is composed of 9 bits unsigned integer                                                   |
| K           | I   | 4     | K coefficient, which is composed of 4 bits unsigned integer                                                  |
| VDD         | I   | 16    | Power supply VDD, which is composed of 8 bits unsigned integer and 8 bits floating number                    |
| VTH         | I   | 16    | Absolute value of threshold voltage, which is composed of 8 bits unsigned integer and 8 bits floating number |
| VDATA       | O   | 16    | Computed output data voltage, which is composed of 8 bits unsigned integer and 8 bits floating number        |

- i. Considering the given  $V_{TH}$  variations, please calculate the value of  $V_{DATA}$  for each pixel circuit to generate uniform  $I_{OLED}$ = 360 nA.
- ii. Following the above questions, please calculate the value of  $V_{DATA}$  for each pixel circuit to generate uniform  $I_{OLED}$ = 250, 160, 90, and 40 nA.
- iii. Please briefly describe your code.

 $\triangleright$  Please modify the COMP\_tb.v to simulate different  $I_{OLED}$  and  $V_{DATA}$ 



### Simulation results in transcript window of ModelSim

| Pass                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| VSIM 52> run -all  # 0 VDATA is correct 0480  # 1 VDATA is correct 049a  # 2 VDATA is correct 04b3  # 3 VDATA is correct 049a  # 4 VDATA is correct 049a  # 5 VDATA is correct 049a  # 6 VDATA is correct 04b3  # 7 VDATA is correct 04b3  # 8 VDATA is correct 04b3  # 9 VDATA is correct 04b3  # 10 VDATA is correct 04b3  # 11 VDATA is correct 04cd  # 12 VDATA is correct 04cd  # 13 VDATA is correct 04b3  # 14 VDATA is correct 04b3  # 17 VDATA is correct 04cd  # 18 VDATA is correct 04b3  # 19 VDATA is correct 04b3  # 10 VDATA is correct 04b3  # 11 VDATA is correct 04b3  # 12 VDATA is correct 04b3  # 13 VDATA is correct 04b3  # 14 VDATA is correct 04b3  # 15 VDATA is correct 04c6  # 16 VDATA is correct 04b3  # 17 VDATA is correct 0500  # 18 VDATA is correct 0500  # 18 VDATA is correct 0433  # 19 VDATA is correct 0433 | VSIM 54> run -all  # 0 VDATA is error 0680, correct is 0480, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0180  # 1 VDATA is error 069a, correct is 049a, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 2 VDATA is error 06b3, correct is 049a, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=014d  # 3 VDATA is error 069a, correct is 049a, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=014d  # 4 VDATA is error 069a, correct is 049a, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 5 VDATA is error 069a, correct is 049a, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 6 VDATA is error 069a, correct is 049a, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 7 VDATA is error 069a, correct is 049a, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 8 VDATA is error 064d, correct is 0483, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=014d  # 8 VDATA is error 0663, correct is 0433, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=014d  # 10 VDATA is error 0666, correct is 0466, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=012d  # 11 VDATA is error 0663, correct is 0463, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0133  # 12 VDATA is error 0661, correct is 0466, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0133  # 12 VDATA is error 0663, correct is 0463, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 13 VDATA is error 0663, correct is 0463, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 14 VDATA is error 0663, correct is 0466, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 15 VDATA is error 0663, correct is 0466, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 14 VDATA is error 0663, correct is 0466, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 15 VDATA is error 0663, correct is 0466, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 15 VDATA is error 0663, correct is 0466, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 15 VDATA is error 0663, correct is 0466, when IOLED= 40 nA, K=10 nA/v2, VDD=0800, VTH=0166  # 15 VDATA is error 0666, correct is 0466, when IOLED= 40 nA, K |  |  |



#### 1. Measurement platform for glass sample



#### Signals provided by the power supplies

- Gate Driver Circuit
  - $\triangleright$  V<sub>GH</sub> and V<sub>GL</sub>
- Pixel Circuit
  - $\triangleright$  VDD, VSS,  $V_{REF}$ ...

#### Signals provided by the FPGA board

- Gate Driver Circuit
  - Start pulse and clock signals
- Pixel Circuit
  - Scan signals

C.-L. Lin *et al.*, "A Pre-Bootstrapping Method for Use in Gate Driver Circuits to Improve the Scan Pulse Delay of High-Resolution TFT-LCD Systems," in *IEEE Transactions on Industrial Electronics*, vol. 67, no. 8, pp. 7015-7024, Aug. 2020

2. 6T1C pixel circuit and timing diagram







i. Generate the simplified waveforms of 6T1C circuit by utilizing the 100M Hz clock provided by FPGA.

Modify "waveform .v" to generate the waveforms.

Verify your results by using "waveform\_tb.v".

Upload your code and screen captures.

**截圖 1.6**個period的波形(Use zoom full) **2.** 請將cursor對齊1550 us,並放大截圖證明波形誤差在0.1 us內(vcomp, vscan的falling edge 以及 vem1, vem2的rising edge)。

- ii. Please decrease the frequency to half without modifying the duration of stages (a), (b), (d), and (e).
- **截圖 1.3**個period的波形(Use zoom full) **2.** 請將cursor對齊1250 us,並放大截圖證明波形誤差在0.1 us內(vcomp, vscan的falling edge 以及 vem1, vem2的rising edge)。
- iii. Please briefly describe your code.